Part Number Hot Search : 
BSS145 2SD1564 13002 FN4799 2SC5755 120SC 2GWJ42C 1N5819U
Product Description
Full Text Search
 

To Download LT1941 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 LT1941 Triple Monolithic Switching Regulator
FEATURES
s s
DESCRIPTIO
s s s
s
s s s
Wide Input Range: 3.5V to 25V Three Switching Regulators with Internal Power Switches: 3A Step-Down, 2A Step-Down, 1.5A Inverting/Boost Antiphase Switching Reduces Ripple Independent Shutdown/Soft-Start Pins Independent Power Good Indicators Ease Supply Sequencing Input Voltage Power Good Indicators Monitor Input Supply Uses Small Inductors and Ceramic Capacitors Constant 1.1MHz Switching Frequency Thermally Enhanced 28-Lead TSSOP Package
The LT(R)1941 is a triple current mode DC/DC converter with internal power switches. Two of the regulators are step-down converters with 3A and 2A power switches. The third regulator can be configured as a boost, inverter or SEPIC converter and has a 1.5A power switch. All three converters are synchronized to a 1.1MHz oscillator. The two step-down converters run with opposite phases, reducing input ripple current. The output voltages are set with external resistor dividers and each regulator has independent shutdown and soft-start circuits. Each regulator generates a power good signal when its output is in regulation, easing power supply sequencing and interfacing with microcontrollers and DSPs. The high switching frequency offers several advantages by permitting the use of small inductors and ceramic capacitors. Small inductors and capacitors lead to a very small triple output solution. The constant switching frequency, combined with low impedance ceramic capacitors, result in low, predictable output ripple. With its wide input voltage range of 3.5V to 25V, the LT1941 regulates a broad array of power sources from 4-cell batteries and 5V logic rails to unregulated wall transformers, lead acid batteries and distributed-power supplies.
APPLICATIO S
s s s s s s
Cable Modems DSL Modems Distributed Power Regulation Wall Transformer Regulation Disk Drives DSP Power
, LTC and LT are registered trademarks of Linear Technology Corporation.
TYPICAL APPLICATIO
VIN 4.7V TO 14V 130k 100k
VOUT1 100k PGOOD1
VOUT2 100k 100k PGOOD1 PGOOD2 PGOOD3 0.22F 3.3H VOUT2 3.3V 1.4A 22F
5GOOD 12GOOD 3H 13.7k 3300pF 33F 7.32k 3.3k 1.5nF 0.22F
5GOOD BOOST1
PGOOD2 BOOST2 SW2 FB2 VC2 1000pF 10k 2.49k 1.5nF
12GOOD PGOOD3 LT1941 SW1 FB1 VC1
VOUT1 1.8V 2.4A
10.7k
RUNSS1 RUNSS2 SW3 BIAS1 BIAS2 VC3 FB3 RUNSS3 GND NFB
22H VOUT3* -12V 350mA 10F
1F 22H 133k 13.7k
22nF
10F *240mA AT VIN = 5V, 550mA AT VIN = 12V
1.5nF
1.5k
1941 F01
Figure 1. Triple Output Power Supply: 3.3V, 1.8V, -12V
1941f
U
Start-Up Waveforms with Sequencing
RUN/SS 2V/DIV VOUT1 2V/DIV VOUT2 5V/DIV VOUT3 10V/DIV IVIN(AVE) 1A/DIV PGOOD2 5V/DIV
1941 F01b
U
U
1
LT1941
ABSOLUTE
(Note 1)
AXI U
RATI GS
PACKAGE/ORDER I FOR ATIO
TOP VIEW VIN VIN SW1 SW1 BOOST1 PGOOD1 VC1 FB1 PGOOD2 1 2 3 4 5 6 7 8 9 29 28 BIAS2 27 SW3 26 PGND 25 VIN 24 BOOST2 23 SW2 22 VIN 21 PGOOD3 20 FB3 19 NFB 18 VC3 17 5GOOD 16 12GOOD 15 BIAS1
VIN Pin ...................................................... (- 0.3V), 25V BOOST Pin Voltage .................................................. 35V BOOST Above SW Pin .............................................. 25V BIAS1, BIAS2 Pins ................................................... 25V PGOOD, 5GOOD, 12GOOD Pins ............................... 25V RUN/SS, VC, FB, NFB Pins .......................................... 3V SW1, SW2 Voltage .................................................... VIN SW3 Voltage ............................................................ 40V Maximum Junction Temperature (Note 6) ............ 125C Operating Ambient Temperature Range (Note 2) .................................................. -40C to 85C Storage Temperature Range .................. - 65C to 150C Lead Temperature (Soldering, 10 sec)................... 300C
ORDER PART NUMBER LT1941EFE
VC2 10 FB2 11 RUN/SS1 12 RUN/SS2 13 RUN/SS3 14
FE PACKAGE 28-LEAD PLASTIC TSSOP TJMAX = 125C, JA = 25C/ W EXPOSED PAD (PIN 29) IS GND MUST BE SOLDERED TO PCB
Consult LTC Marketing for parts specified with wider operating temperature ranges.
ELECTRICAL CHARACTERISTICS
The q denotes the specifications which apply over the full operating temperature range, otherwise specifications are at TA = 25C. VIN, VBIAS1, VBIAS2 = 5V, VBOOST1, VBOOST2 = 8V, unless otherwise noted. (Note 2)
PARAMETER Minimum Operating Voltage VIN Quiescent Current BIAS1 Quiescent Current BIAS2 Quiescent Current Shutdown Current Reference Voltage Line Regulation VC Source Current VC Sink Current VC Clamp Voltage Switching Frequency Switching Phase Foldback Frequency RUN/SS Current RUN/SS Threshold 5GOOD Threshold 5GOOD Voltage Output Low 5GOOD Leakage 12GOOD Threshold VIN Rising I5GOOD = 125A, VIN = 4V V5GOOD = 2V VIN Rising SW1 to SW2 SW1 to SW3 VFB = 0V 1 0.4
q
CONDITIONS
q
MIN
TYP 3.1 2 5 1.6 50 0.01 100 100 1.7
MAX 3.5 3.5 7.5 2.2 75
UNITS V mA mA mA A %/V A A V
Not Switching Not Switching Not Switching VRUNSS1,2,3 = 0V 5V < VIN < 25V VC = 0.6V VC = 0.6V 0.9 150 -30
1.1 180 0 200 2 0.6 4.5 0.2 10 10.8
1.35 210 30 3
0.4 400
2
U
MHz Deg Deg kHz A V V V nA V
1941f
W
U
U
WW
W
LT1941
ELECTRICAL CHARACTERISTICS
The q denotes the specifications which apply over the full operating temperature range, otherwise specifications are at TA = 25C. VIN, VBIAS1, VBIAS2 = 5V, VBOOST1, VBOOST2 = 8V, unless otherwise noted. (Note 2)
PARAMETER 12GOOD Voltage Output Low 12GOOD Leakage PGOOD Voltage Output Low PGOOD Pin Leakage 3A Step-Down FB1 Voltage
q
CONDITIONS I12GOOD = 125A V12GOOD = 2V, VIN = 12V IPGOOD = 200A VPGOOD = 2V
MIN
TYP 0.2 10 0.2 10
MAX 0.4 400 0.4 400 638 638 500
UNITS V nA V nA mV mV nA mV V Mhos V/V V A/V
618 613
628 50 54 0.35 1700 500 0.9 5
FB1 Pin Bias Current PGOOD1 Threshold Offset Frequency Shift Threshold on FB1 Error Amplifier Transconductance Error Amplifier Voltage Gain VC Switching Threshold VC1 to Switch Current Gain Switch 1 Current Limit (Note 3) Switch 1 VCESAT (Note 7) BOOST1 Pin Current Switch 1 Leakage Current Minimum Boost Voltage Above Switch (Note 4) Maximum Duty Cycle 2A Step-Down FB2 Voltage VIN = 12V, VBOOST1, VBOOST2 = 15V ISW = 2.5A ISW = 2.5A VFB Rising
q
q
3
4.3 400 40 0.01 1.8
6 600 60 10 2.5
A mV mA A V %
q
78 618 613
88 628 50 54 0.35 1700 500 0.9 3.6 638 638 500
q
mV mV nA mV V Mhos V/V V A/V
FB2 Pin Bias Current PGOOD2 Threshold Offset Frequency Shift Threshold on FB2 Error Amplifier Transconductance Error Amplifier Voltage Gain VC Switching Threshold VC2 to Switch Current Gain Switch 2 Current Limit (Note 3) Switch 2 VCESAT (Note 7) BOOST2 Pin Current Switch 2 Leakage Current Minimum Boost Voltage Above Switch (Note 4) Maximum Duty Cycle 1.5A Inverting/Boost FB3 Voltage VIN = 12V, VBOOST1, VBOOST2 = 15V ISW = 1.5A ISW = 1.5A VFB Rising
q
q
2
2.9 450 26 0.01 1.8
4.1 600 40 10 2.5
A mV mA A V %
q
78 1.23 1.22 -15
88 1.25 800 0 60 1.27 1.27 1400 15 500
q
V V nA mV nA
1941f
FB3 Pin Bias Current NFB Voltage NFB Pin Bias Current
q q q
3
LT1941
ELECTRICAL CHARACTERISTICS
The q denotes the specifications which apply over the full operating temperature range, otherwise specifications are at TA = 25C. VIN, VBIAS1, VBIAS2 = 5V, VBOOST1, VBOOST2 = 8V, unless otherwise noted. (Note 2)
PARAMETER NFB4 Voltage (VFB4-VNVB4)
q
CONDITIONS
MIN 1.212 1.205 150
TYP 1.24 350 120 800 150 1.1 5 0.65
MAX 1.258 1.260
UNITS V V A mV Mhos V/V V A/V V
FB3 Pin Output Current PGOOD3 Threshold Offset Error Amplifier Transconductance Error Amplifier Voltage Gain VC Switching Threshold VC3 to Switch Current Gain Frequency Shift Threshold on FB3 Switch 3 Current Limit (Note 5) Switch 3 VCESAT BIAS2 Pin Current Switch 3 Leakage Current Maximum Duty Cycle
VFB3 = 1.35V, VNFB = -0.1V VFB Rising
q
q
1.5
2 240 30 0.01
2.9 320 45 10
A mV mA A %
ISW = 1A ISW = 1A
q
77
86
Note 1: Absolute Maximum Ratings are those values beyond which the life of a device may be impaired. Note 2: The LT1941E is guaranteed to meet performance specifications from 0C to 70C. Specifications over the -40C to 85C operating temperature range are assured by design, characterization and correlation with statistical process controls. Note 3: Current limit is guaranteed by design and/or correlation to static test. Slope compensation reduces current limit at higher duty cycles. Note 4: This is the minimum voltage across the boost capacitor needed to guarantee full saturation of the internal power switch.
Note 5: Current limit is guaranteed by design and/or correlation to static test. Note 6: This IC includes overtemperature protection that is intended to protect the device during momentary overload conditions. Junction temperature will exceed 125C when overtemperature protection is active. Continuous operation above the specified maximum operating junction temperature may impair device reliability. Note 7: Guaranteed by design, not 100% tested.
TYPICAL PERFOR A CE CHARACTERISTICS
Efficiency, VOUT1 = 1.8V
90 VIN = 5V TA = 25C
80
EFFICIENCY (%)
EFFICIENCY (%)
70
70
EFFICIENCY (%)
60
50
0
0.5
1.5 1 LOAD CURRENT (A)
4
UW
2
1941 G01
Efficiency, VOUT2 = 3.3V
90 VIN = 5V TA = 25C 90
Efficiency, VOUT3 = -12V
VIN = 5V TA = 25C
80
80
70
60
60
50
2.5
50 0 0.25 0.5 0.75 1 LOAD CURRENT (A) 1.25 1.5 0 50 100 150 200 LOAD CURRENT (mA) 250 300
1941 G07
1941 G08
1941f
LT1941 TYPICAL PERFOR A CE CHARACTERISTICS
SW1 VCESAT
500 TA = 25C 400 SWITCH VOLTAGE (mV) SWITCH VOLTAGE (mV) 500 400 300 200 100 0 SWITCH VOLTAGE (mV) 600
300
200
100
0
0
0.5
1 1.5 2 SWITCH CURRENT (A)
SW1 Current Limit vs Duty Cycle
5.0 4.5 4.0 TYPICAL
CURRENT LIMIT (A)
CURRENT LIMIT (A)
3.5 3.0 2.5 2.0 1.5 1.0 0.5 0 MINIMUM
2.0 1.5 1.0 0.5 0
MINIMUM
BOOST CURRENT (mA)
0
20
60 40 DUTY CYCLE (%)
BOOST1 Pin Current
50 TA = 25C 1.280
40 BOOST CURRENT (mA)
VFB (V)
1.250
VFB (V)
30
20 1.235 10 0.615
0
0
0.5
1 1.5 2 SW1 PIN CURRENT (A)
UW
2.5 3
1941 G02
SW2 VCESAT
TA = 25C 500
SW3 VCESAT
TA = 25C
400
300
200
100
0
0.5 1 1.5 SWITCH CURRENT (A)
2
1941 G09
0
0
0.25
0.5 0.75 1 1.25 SWITCH CURRENT (A)
1.5
1941 G10
SW2 Current Limit vs Duty Cycle
3.0 2.5
40
BOOST2 Pin Current
TA = 25C
TYPICAL
30
20
10
80
100
1941 G03
0
20
40 60 DUTY CYCLE (%)
80
100
1941 G06
0
0
1 1.5 0.5 SW2 PIN CURRENT (A)
2
1941 G11
VFB3 vs Temperature
0.645
VFB1, VFB2 vs Temperature
1.265
0.635
0.625
2.5
3
1941 G04
1.220 -50
-25
75 0 25 50 TEMPERATURE (C)
100
125
0.605 -50
-25
75 0 25 50 TEMPERATURE (C)
100
125
1941 G05
1941 G12
1941f
5
LT1941 TYPICAL PERFOR A CE CHARACTERISTICS
Frequency vs Temperature
1.3
SWITCHING FREQUENCY (MHz)
0.8 0.6 0.4 0.2 0
RUN/SS CURRENT (A) 0 20 40 60 80 % OF FEEDBACK VOLTAGE 100
1941 G14
1.2
FREQUENCY (MHz)
1.1
1.0
0.9 -50 -25
75 0 25 50 TEMPERATURE (C)
RUN/SS Thresholds vs Temperature
1.4 1.2 8.0 7.5
MINIMUM INPUT VOLTAGE (V)
MINIMUM INPUT VOLTAGE (V)
RUN/SS THRESHOLDS (V)
1.0 TO SWITCH 0.8 0.6 TO RUN 0.4 0.2 0 -50 -25
50 25 75 0 TEMPERATURE (C)
6
UW
100
1941 G13
Switching Frequency vs % of Feedback Voltage
1.2 1.0 TA = 25C 3.0 2.5 2.0 1.5 1.0 0.5
IRUN/SS vs Temperature
125
0 -50
-25
75 0 25 50 TEMPERATURE (C)
100
125
1941 G15
Minimum Input Voltage VOUT2 = 5V
DBOOST = CMDSH-3 TA = 25C VIN TO START 7.0 6.5 6.0 VIN TO RUN 5.5 5.0 1 10 100 LOAD CURRENT (mA) 1000
1941 G17
Minimum Input Voltage VOUT2 = 3.3V
6.0 5.5 5.0 4.5 4.0 3.5 3.0 1 10 100 LOAD CURRENT (mA) 1000
1941 G18
DBOOST = CMDSH-3 TA = 25C VIN TO START BOOST DIODE TIED TO OUTPUT BOOST DIODE TIED TO INPUT VIN TO RUN
BOOST DIODE TIED TO OUTPUT BOOST DIODE TIED TO INPUT
100
125
1941 G16
1941f
LT1941
PI FU CTIO S
VIN (Pins 1, 2, 22, 25): The VIN pins supply current to the LT1941's internal circuitry and to the internal power switches. These pins must be tied to the same source and locally bypassed. SW1, SW2, SW3 (Pins 3, 4, 23, 27): The SW pins are the outputs of the internal power switches. Connect these pins to the inductors and switching diodes. BOOST1, BOOST2 (Pins 5, 24): The BOOST pins are used to provide drive voltages, higher than the input voltage, to the internal bipolar NPN power switches. Tie through a diode from VOUT or from VIN. PGOOD1, PGOOD2, PGOOD3 (Pins 6, 9, 21): The PGOOD pins are the open-collector outputs of an internal comparator. PGOOD remains low until the FB pin is within 10% of the final regulation voltage. As well as indicating output regulation, the PGOOD pins can sequence the switching regulators. Leave these pins unconnected if unused. The PGOOD outputs are valid when VIN is greater than 3.5V and any of the RUN/SS pins are high. They are not valid when all RUN/SS pins are low. VC1, VC2, VC3 (Pins 7, 10, 18): The VC pins are the outputs of the internal error amps. The voltages on these pins control the peak switch currents. These pins are normally used to compensate the control loops. Each switching regulator can be shut down by pulling its respective VC pin to ground with an NMOS or NPN transistor. FB1, FB2, FB3 (Pins 8, 11, 20): The LT1941 regulates each feedback pin to either 0.628V (FB1, FB2) or 1.25V (FB3). Connect the feedback resistor divider taps to these pins. RUN/SS1, RUN/SS2, RUN/SS3 (Pins 12, 13, 14): The RUN/SS pins are used to shut down the individual switching regulators and the internal bias circuits. They also provide a soft-start function. To shut down either regulator, pull the RUN/SS pin to ground with an open drain or collector. Tie a capacitor from this pin to ground to limit switch current during start-up. If neither feature is used, leave these pins unconnected. BIAS1 (Pin 15): The BIAS1 pin supplies the current to the LT1941's internal regulator. Tie this pin to the lowest available voltage source above 2.35V (Either VIN, VOUT or any other available supply). 12GOOD (Pin 16): The 12GOOD pin is the open-collector output of an internal comparator. 12GOOD remains low until VIN is within 10% of 12V. The pin pulls low when the part is in shutdown. Leave this pin unconnected if unused. 5GOOD (Pin 17): The 5GOOD pin is the open-collector output of an internal comparator. 5GOOD remains low until VIN is within 10% of 5V. The pin pulls low when the part is in shutdown. Leave this pin unconnected if unused. NFB (Pin 19): The LT1941 contains an op amp configured with an output at FB3, noninverting terminal at GND and an inverting terminal at NFB. Connect the feedback resistor network virtual ground at this node if regulating negative voltages. Otherwise, tie this node to FB3. PGND (Pin 26): Tie directly to local ground plane. BIAS2 (Pin 28): The BIAS2 pin supplies the current to the driver of SW3. Tie this pin to the lowest available voltage source above 2.5V (Either VIN, VOUT or any other available supply). Exposed Pad (Pin 29): Ground. The underside Exposed Pad metal of the package provides both electrical contact to ground and good thermal contact to the printed circuit board. The Exposed Pad must be soldered to the circuit board for proper operation.
U
U
U
1941f
7
LT1941
BLOCK DIAGRA
The LT1941 is a constant frequency, current mode, triple output regulator with internal power switches. The three regulators share common circuitry including input source, voltage reference and oscillator, but are otherwise independent. Operation can be best understood by referring to the Block Diagram. If the RUN/SS pins are tied to ground, the LT1941 is shut down and draws 50A from the input source tied to VIN. Internal 2A current sources charge external soft-start capacitors, generating voltage ramps at these pins. If any of the RUN/SS pins exceed 0.6V, the internal bias circuits turn on, including the internal regulator, reference and 1.1MHz master oscillator. Each switching regulator will only begin to operate when its corresponding RUN/SS pin reaches 1V. The master oscillator generates three clock signals, with the two signals for the step-down regulators out of phase by 180. The three switchers are current mode regulators. Instead of directly modulating the duty cycle of the power switch, the feedback loop controls the peak current in the switch during each cycle. Compared to voltage mode control, current mode control improves loop dynamics and provides cycle-by-cycle current limit. The Block Diagram shows only one of the two step-down switching regulators. A pulse from the slave oscillator sets the RS flip-flop and turns on the internal NPN bipolar power switch. Current in the switch and the external inductor begins to increase. When this current exceeds a level determined by the voltage at VC, current comparator C1 resets the flip-flop, turning off the switch. The current in the inductor flows through the external Schottky diode and begins to decrease. The cycle begins again at the next pulse from the oscillator. In this way, the voltage on the VC pin controls the current through the inductor to the output. The internal error amplifier regulates the output voltage by continually adjusting the VC pin voltage. The threshold for switching on the VC pin is 1V and an active clamp of 1.8V limits the output current. The RUN/SS pin voltage also clamps the VC pin voltage. As the internal current source charges the external soft-start capacitor, the current limit increases slowly. An internal op amp allows the part to regulate negative voltages using only two external resistors.
8
W
Each switcher contains an extra, independent oscillator to perform frequency foldback during overload conditions. This slave oscillator is normally synchronized to the master oscillator. A comparator senses when VFB is less than 50% of its regulated value and switches the regulator from the master oscillator to a slower slave oscillator. The VFB pin is less than 50% of its regulated value during startup, short circuit and overload conditions. Frequency foldback helps limit switch current power under these conditions. The switch drivers for SW1 and SW2 operate either from VIN or from the BOOST pin. An external capacitor and diode are used to generate a voltage at the BOOST pin that is higher than the input supply. This allows the driver to saturate the internal bipolar NPN power switch for efficient operation. The BIAS1 pin allows the internal circuitry to draw its current from a lower voltage supply than the input, also reducing power dissipation and increasing efficiency. If the voltage on the BIAS1 pin falls below 2.35V, then its quiescent current will flow from VIN. The BIAS2 pin allows the driver for SW3 to draw its current from a lower voltage supply than the input. This reduces power dissipation within the part and increases efficiency. If the voltage on the BIAS2 pin falls below 2V, then SW3 will lock out and will not be able to turn on until BIAS2 rises above 2.1V. A power good comparator trips when the FB pin is at 90% of its regulated value. The PGOOD output is an opencollector transistor that is off when the output is in regulation, allowing an external resistor to pull the PGOOD pin high. Power good is valid when the LT1941 is enabled and VIN > 3.5V. Input power good comparators monitor the input supply. The 5GOOD and 12GOOD pins are open-collector outputs of internal comparators. The 5GOOD pin remains low until the input is within 10% of 5V. The 12GOOD pin remains low until the input is within 10% of 12V. The 5GOOD and 12GOOD pins are valid as long as VIN is greater than 1.1V. Both the 5GOOD and 12GOOD pins will sink current when the part is in shutdown, independent of the voltage at VIN.
1941f
LT1941
BLOCK DIAGRA
BIAS1
RUN/SS1
RUN/SS2
One of Two Step-Down Switching Regulators
RUN/SS3
CLK
VC CF RC CC RUN/SS
ERROR AMP
ILIMIT CLAMP PGOOD 1.7V
VC3 VOUT3 R3 (EXTERNAL) FB3 R4 (EXTERNAL) 1.25V FB3 R3 (EXTERNAL) NFB R4 (EXTERNAL) -VOUT3 0.4V FB3 RUN/SS SW3 C2 DRIVER RSQ Q1 SW3
- +
ERROR AMP
FOR POSITIVE OUTPUTS
Inverting/Boost Switching Regulator
RAMP GENERATOR
0.6V NFB
1.12V
Figure 2. Block Diagram of the LT1941 with Associated External Components
1941f
+
FOR NEGATIVE OUTPUTS
SLAVE OSCILLATOR CLK3
-
+
-
GND
-
+
+
+
-
+
+
+
-
-
-
-
W
VIN 5GOOD
+
VIN 4.5V 2A INT REG AND REF MASTER OSC CLK1 CLK2 CLK3
-
12GOOD
+
10.8V
2A
-
VIN IN
2A
+
0.9V
CIN
SLOPE
+
R
-
BOOST D2
-
SLAVE OSC C1
S
Q C3 SW L1 OUT
+ -
0.35V FB
D1
C1
R1 R2
0.628V
54mV
VIN BIAS2 L3 D3 VOUT3 C4 BOOST
VIN 0.01 PGND L4A L4B SW3 C5 D4 -VOUT3 C6 INVERTING
+
1941 F02
-
PGOOD3
9
LT1941
APPLICATIO S I FOR ATIO
STEP-DOWN CONSIDERATIONS FB Resistor Network
The output voltage is programmed with a resistor divider (refer to the Block Diagram) between the output and the FB pin. Choose the resistors according to R1 = R2(VOUT/628mV - 1) R2 should be 10k or less to avoid bias current errors. Input Voltage Range The minimum operating voltage is determined either by the LT1941's undervoltage lockout of ~3.3V or by its maximum duty cycle. The duty cycle is the fraction of time that the internal switch is on and is determined by the input and output voltages: DC = (VOUT + VF)/(VIN - VSW + VF) where VF is the forward voltage drop of the catch diode (~0.4V) and VSW is the voltage drop of the internal switch (~0.3V at maximum load). This leads to a minimum input voltage of: VIN(MIN) = (VOUT + VF)/DCMAX - VF + VSW with DCMAX = 0.78. The maximum operating voltage is determined by the absolute maximum ratings of the VIN and BOOST pins and by the minimum duty cycle DCMIN = 0.15: VIN(MAX) = (VOUT + VF)/DCMIN - VF + VSW This limits the maximum input voltage to ~14V with VOUT = 1.8V and ~19V with VOUT = 2.5. Note that this is a restriction on the operating input voltage; the circuit will tolerate input voltage transients up to the Absolute Maximum Rating. Inductor Selection and Maximum Output Current A good first choice for the inductor value is L = (VOUT + VF)/1.6 for SW1 L = (VOUT + VF)/1.1 for SW2
10
U
where VF is the voltage drop of the catch diode (~0.4V) and L is in H. With this value the maximum load current will be 2.1A for SW1 and 1.4A for SW2, independent of input voltage. The inductor's RMS current rating must be greater than the maximum load current and its saturation current should be at least 30% higher. For highest efficiency, the series resistance (DCR) should be less than 0.1. Table 1 lists several vendors and types that are suitable.
Table 1. Inductors
PART NUMBER Sumida CR43-1R4 CR43-2R2 CR43-3R3 CR43-4R7 CDRH3D16-1R5 CDRH3D16-2R2 CDRH3D16-3R3 CDRH4D28-3R3 CDRH4D28-4R7 CDRH4D18-1R0 CDC5D23-2R2 CDRH5D28-2R6 Coilcraft DO1606T-152 DO1606T-222 DO1606T-332 DO1606T-472 DO1608C-152 DO1608C-222 DO1608C-332 DO1608C-472 MOS6020-222 MOS6020-332 MOS6020-472 DO3314-222 1008PS-272 Toko (D62F)847FY-2R4M (D73LF)817FY-2R2M 2.4 2.2 2.5 2.7 0.037 0.03 2.7 3.0 1.5 2.2 3.3 4.7 1.5 2.2 3.3 4.7 2.2 3.3 4.7 2.2 2.7 2.10 1.70 1.30 1.10 2.60 2.30 2.00 1.50 2.15 1.8 1.5 1.6 1.3 0.060 0.070 0.100 0.120 0.050 0.070 0.080 0.090 0.035 0.046 0.050 0.200 0.140 2.0 2.0 2.0 2.0 2.9 2.9 2.9 2.9 2.0 2.0 2.0 1.4 2.7 1.4 2.2 3.3 4.7 1.5 2.2 3.3 3.3 4.7 1.0 2.2 2.6 2.52 1.75 1.44 1.15 1.55 1.20 1.10 1.57 1.32 1.70 2.50 2.60 0.056 0.071 0.086 0.109 0.040 0.050 0.063 0.049 0.072 0.035 0.03 0.013 3.5 3.5 3.5 3.5 1.8 1.8 1.8 3.0 3.0 2.0 2.5 3.0 VALUE (H) ISAT (A) DCR () HEIGHT (mm)
1941f
W
UU
LT1941
APPLICATIO S I FOR ATIO
The optimum inductor for a given application may differ from the one indicated by this simple design guide. A larger value inductor provides a slightly higher maximum load current and will reduce the output voltage ripple. If your load is lower than the maximum load current, then you can relax the value of the inductor and operate with higher ripple current. This allows you to use a physically smaller inductor or one with a lower DCR resulting in higher efficiency. Be aware that if the inductance differs from the simple rule above, then the maximum load current will depend on input voltage. In addition, low inductance may result in discontinuous mode operation, which further reduces maximum load current. For details of maximum output current and discontinuous mode operation, see Linear Technology's Application Note AN44. Finally, for duty cycles greater than 50% (VOUT/VIN > 0.5), a minimum inductance is required to avoid subharmonic oscillations. See AN19. The current in the inductor is a triangle wave with an average value equal to the load current. The peak switch current is equal to the output current plus half the peak-topeak inductor ripple current. The LT1941 limits its switch current in order to protect itself and the system from overload faults. Therefore, the maximum output current that the LT1941 will deliver depends on the switch current limit, the inductor value and the input and output voltages. When the switch is off, the potential across the inductor is the output voltage plus the catch diode drop. This gives the peak-to-peak ripple current in the inductor: IL = (1 - DC)(VOUT + VF)/(L * f) where f is the switching frequency of the LT1941 and L is the value of the inductor. The peak inductor and switch current is: ISWPK = ILPK = IOUT + IL/2 To maintain output regulation, this peak current must be less than the LT1941's switch current limit ILIM. For SW1, ILIM is at least 3A at low duty cycles and decreases linearly
U
to 2.4A at DC = 0.8. For SW2, ILIM is at least 2A for at low duty cycles and decreases linearly to 1.6A at DC = 0.8. The maximum output current is a function of the chosen inductor value: IOUT(MAX) = ILIM - IL/2 = 3 * (1 - 0.25 * DC) - IL/2 for SW1 = 2 * (1 - 0.25 * DC) - IL/2 for SW2 Choosing an inductor value so that the ripple current is small will allow a maximum output current near the switch current limit. One approach to choosing the inductor is to start with the simple rule given above, look at the available inductors and choose one to meet cost or space goals. Then use these equations to check that the LT1941 will be able to deliver the required output current. Note again that these equations assume that the inductor current is continuous. Discontinuous operation occurs when IOUT is less than IL/2. Output Capacitor Selection For 5V and 3.3V outputs, a 10F, 6.3V ceramic capacitor (X5R or X7R) at the output results in very low output voltage ripple and good transient response. For lower voltages, 10F is adequate for ripple requirements but increasing COUT will improve transient performance. Other types and values will also work; the following discusses tradeoffs in output ripple and transient performance. The output capacitor filters the inductor current to generate an output with low voltage ripple. It also stores energy in order to satisfy transient loads and stabilize the LT1941's control loop. Because the LT1941 operates at a high frequency, minimal output capacitance is necessary. In addition, the control loop operates well with or without the presence of output capacitor series resistance (ESR). Ceramic capacitors, which achieve very low output ripple and small circuit size, are therefore an option.
1941f
W
UU
11
LT1941
APPLICATIO S I FOR ATIO
You can estimate output ripple with the following equations: VRIPPLE = IL/(8 * f * COUT) for ceramic capacitors and VRIPPLE = IL * ESR for electrolytic capacitors (tantalum and aluminum) where IL is the peak-to-peak ripple current in the inductor. The RMS content of this ripple is very low so the RMS current rating of the output capacitor is usually not of concern. It can be estimated with the formula: IC(RMS) = IL/12 Another constraint on the output capacitor is that it must have greater energy storage than the inductor; if the stored energy in the inductor transfers to the output, the resulting voltage step should be small compared to the regulation voltage. For a 5% overshoot, this requirement indicates: COUT > 10 * L * (ILIM/VOUT)2 The low ESR and small size of ceramic capacitors make them the preferred type for LT1941 applications. Not all ceramic capacitors are the same, however. Many of the higher value capacitors use poor dielectrics with high temperature and voltage coefficients. In particular, Y5V and Z5U types lose a large fraction of their capacitance with applied voltage and at temperature extremes. Because loop stability and transient response depend on the value of COUT, this loss may be unacceptable. Use X7R and X5R types. Electrolytic capacitors are also an option. The ESRs of most aluminum electrolytic capacitors are too large to deliver low output ripple. Tantalum, as well as newer, lower-ESR organic electrolytic capacitors intended for power supply use are suitable. Chose a capacitor with a low enough ESR for the required output ripple. Because the volume of the capacitor determines its ESR, both the size and the value will be larger than a ceramic capacitor that would give similar ripple performance. One benefit is that the larger capacitance may give better transient response for large changes in load current. Table 2 lists several capacitor vendors.
12
U
Table 2. Low ESR Surface Mount Capacitors
VENDOR Taiyo-Yuden AVX Kemet TYPE Ceramic Ceramic Tantalum Tantalum Tantalum Organic Aluminum Organic Tantalum or Aluminum Organic Aluminum Organic Ceramic TPS T491,T494,T495 T520 A700 POSCAP SP CAP SERIES Sanyo Panasonic TDK
W
UU
Diode Selection The catch diode (D1 from Figure 2) conducts current only during switch off time. Average forward current in normal operation can be calculated from: ID(AVG) = IOUT (VIN - VOUT)/VIN The only reason to consider a diode with a larger current rating than necessary for nominal operation is for the worst-case condition of shorted output. The diode current will then increase to the typical peak switch current. Peak reverse voltage is equal to the regulator input voltage. Use a diode with a reverse voltage rating greater than the input voltage. Table 3 lists several Schottky diodes and their manufacturers.
Table 3. Schottky Diodes
PART NUMBER On Semiconductor MBRM120E MBRM140 Diodes Inc. B120 B130 B220 B230 International Rectifier 10BQ030 20BQ030 VR (V) 20 40 20 30 20 30 30 30 IAVE (A) 1 1 1 1 2 2 1 2 VF AT 1A (mV) 530 550 500 500 500 500 420 470 470 VF AT 2A (mV) 595
1941f
LT1941
APPLICATIO S I FOR ATIO
Boost Pin Considerations
The capacitor and diode tied to the BOOST pin generate a voltage that is higher than the input voltage. In most cases, a 0.18F capacitor and fast switching diode (such as the CMDSH-3 or MMSD914LT1) will work well. Figure 3 shows two ways to arrange the boost circuit. The BOOST pin must be more than 2.5V above the SW pin for full efficiency. For outputs of 3.3V and higher, the standard circuit (Figure 3a) is best. For outputs between 2.8V and 3.3V, use a small Schottky diode (such as the BAT-54). For lower output voltages, the boost diode can be tied to the input (Figure 3b). The circuit in Figure 3a is more efficient because the boost pin current comes from a lower voltage source. Finally, as shown in Figure 3c, the anode of the boost diode can be tied to another source that is at least 3V. For example, if you are generating 3.3V and 1.8V and the 3.3V is on whenever the 1.8V is on, the 1.8V boost diode can be connected to the 3.3V output. In any case, be sure that the maximum voltage at the BOOST pin is less than 35V and the voltage difference between the BOOST and SW pins is less than 25V. The boost circuit can also run directly from a DC voltage that is higher than the input voltage by more than 2.5V + VF, as in Figure 3d. The diode prevents damage to the
D2
BOOST LT1941 VIN VIN GND VBOOST - VSW VOUT MAX VBOOST VIN + VOUT (3a) D2 VIN2 > 3V BOOST LT1941 VIN VIN GND VBOOST - VSW VIN2 MAX VBOOST VIN2 + VIN MINIMUM VALUE FOR VIN2 = 3V (3c) SW SW
C3 VOUT VIN VIN
C3 VOUT VIN VIN
Figure 3. Generating the Boost Voltage
1941f
U
LT1941 in case VIN2 is held low while VIN is present. The circuit saves several components (both BOOST pins can be tied to D2). However, efficiency may be lower and dissipation in the LT1941 may be higher. Also, if VIN2 is absent the LT1941 will still attempt to regulate the output, but will do so with low efficiency and high dissipation because the switch will not be able to saturate, dropping 1.5 to 2V in conduction. The minimum operating voltage of an LT1941 application is limited by the undervoltage lockout (3.5V) and by the maximum duty cycle. The boost circuit also limits the minimum input voltage for proper start-up. If the input voltage ramps slowly, or the LT1941 turns on when the output is already in regulation, the boost capacitor may not be fully charged. Because the boost capacitor charges with the energy stored in the inductor, the circuit will rely on some minimum load current to get the boost circuit running properly. This minimum load will depend on input and output voltages, and on the arrangement of the boost circuit. The minimum load current generally goes to zero once the circuit has started. Even without an output load current, in many cases the discharged output capacitor will present a load to the switcher that will allow it to start.
D2 BOOST LT1941 SW GND VBOOST - VSW VIN MAX VBOOST 2VIN (3b) VIN2 >VIN + 3V D2 VOUT C3 BOOST LT1941 SW GND MAX VBOOST - VSW VIN2 MAX VBOOST VIN2 MINIMUM VALUE FOR VIN2 = VIN + 3V (3d) VOUT
1941 F03
W
UU
13
LT1941
APPLICATIO S I FOR ATIO
Converter with Backup Output Regulator
There is another situation to consider in systems where the output will be held high when the input to the LT1941 is absent. If the VIN and one of the RUN/SS pins are allowed to float, then the LT1941's internal circuitry will pull its quiescent current through its SW pin. This is acceptable if the system can tolerate a few mA of load in this state. With both RUN/SS pins grounded, the LT1941 enters shutdown mode and the SW pin current drops to ~50mA. However, if the VIN pin is grounded while the output is held high, then parasitic diodes inside the LT1941 can pull large currents from the output through the SW pin and the VIN pin. A Schottky diode in series with the input to the LT1941, as shown in Figure 4, will protect the LT1941 and the system from a shorted or reversed input.
PARASITIC DIODE D4 VIN
VIN
SW
LT1941
Figure 4. Diode D4 Prevents a Shorted Input from Discharging a Backup Battery Tied to the Output
INVERTER/BOOST CONSIDERATIONS Regulating Positive Output Voltages The output voltage is programmed with a resistor divider between the output and the FB pin. Choose the resistors according to: V R3 = R4 OUT - 1 1.25V R4 should be 10k or less to avoid bias current errors. NFB should be tied to FB3.
VOUT R3
FB3
R4
1941 AI01
14
U
Regulating Negative Output Voltages The LT1941 contains an inverting op-amp with its noninverting terminal tied to ground and its output connected to the FB3 pin. Use this op-amp to generate a voltage at FB3 that is proportional to VOUT. Choose the resistors according to:
R4 = R3 * VOUT 1.24V
-VOUT R4 NFB R3 FB3
1941 AI02
W
UU
Use 10k or larger, up to 20k for R3.
VOUT
Duty Cycle Range The maximum duty cycle (DC) of the LT1941 inverter/ boost regulator is 77%. The duty cycle for a given application using the inverter topology is: DC = VOUT VIN + VOUT
1941 F04
The duty cycle for a given application using the boost topology is:
DC = VOUT - VIN VOUT
The LT1941 can still be used in applications where the DC, as calculated above, is above 77%; however, the part must be operated in discontinuous mode so that the actual duty cycle is reduced. Inductor Selection Several inductors that work well with the LT1941 inverter/ boost regulator are listed in Table 4. Besides these, many other inductors will work. Consult each manufacturer for detailed information and for their entire selection of related parts. Use ferrite core inductors to obtain the best efficiency. When using coupled inductors, choose one that
1941f
LT1941
APPLICATIO S I FOR ATIO
can handle at least 1.5A of current without saturating and ensure that the inductor has a low DCR (copper-wire resistance) to minimize I2R power losses. If using uncoupled inductors, each inductor need only handle one-half of the total switch current so that 0.75A per inductor is sufficient. A 4.7H to 15H coupled inductor or two 15H to 20H uncoupled inductors will usually be the best choice for most LT1941 inverter designs. A 4.7H to 15H inductor will be the best choice for most LT1941 boost designs. In this case, the single inductor must carry the entire 1.5A peak switch current.
Table 4. Inductors
PART NUMBER Coiltronics TP3-4R7 TP4-100 Sumida CD73-100 CDRH5D18-6R2 CDRH5D28-100 CDRH4D28-100 Coilcraft D03314-103 1008PS-103 10 10 0.8 0.78 0.520 0.920 1.4 2.8 10 6.2 10 10 1.44 1.4 1.3 1.0 0.080 0.071 0.048 0.095 3.5 2.0 3.0 3.0 4.7 10 1.5 1.5 0.181 0.146 2.2 3.0 VALUE (H) ISAT(DC) (A) DCR () HEIGHT (mm)
Output Capacitor Selection Use low ESR (equivalent series resistance) capacitors at the output to minimize the output ripple voltage. Multilayer ceramic capacitors are an excellent choice; they have an extremely low ESR and are available in very small packages. X7R dielectrics are preferred, followed by X5R, as these materials retain their capacitance over wide voltage and temperature ranges. A 4.7F to 20F output capacitor is sufficient for most LT1941 applications. Solid tantalum or OS-CON capacitors will work but they will occupy more board area and will have a higher ESR than a ceramic capacitor. Always use a capacitor with a sufficient voltage rating.
U
Diode Selection A Schottky diode is recommended for use with the LT1941 inverter/boost regulator. The Microsemi UPS120 is a very good choice. Where the input to output voltage differential exceeds 20V, use the UPS140 (a 40V diode). These diodes are rated to handle an average forward current of 1A. For applications where the average forward current of the diode is less than 0.5A, use an ON Semiconductor MBR0520L diode. The load current for boost, SEPIC and inverting configurations is equal to the average diode current. BIAS2 Pin Considerations The BIAS2 pin provides the drive current for the inverter/ boost switch. The voltage source on the BIAS2 line should be able to supply the rated current and be at a minimum of 2.5V. For highest efficiency, use the lowest voltage source possible (VOUT = 3.3V, for example) to minimize the VBIAS2 * IBIAS2 power loss inside the part. INPUT CAPACITOR SELECTION Bypass the input of the LT1941 circuit with a 10F or higher ceramic capacitor of X7R or X5R type. A lower value or a less expensive Y5V type will work if there is additional bypassing provided by bulk electrolytic capacitors, or if the input source impedance is low. The following paragraphs describe the input capacitor considerations in more detail. Step-down regulators draw current from the input supply in pulses with very fast rise and fall times. The input capacitor is required to reduce the resulting voltage ripple at the LT1941 input and to force this switching current into a tight local loop, minimizing EMI. The input capacitor must have low impedance at the switching frequency to do this effectively and it must have an adequate ripple current rating. With two switchers operating at the same frequency but with different phases and duty cycles, calculating the input capacitor RMS current is not simple; however, a conservative value is the RMS input current for the channel that is delivering the most power (VOUT times IOUT):
W
UU
CIN(RMS) = IOUT *
VOUT ( VIN - VOUT ) VIN
<
IOUT 2
1941f
15
LT1941
APPLICATIO S I FOR ATIO
and is largest when VIN = 2 VOUT (50% duty cycle). As the second, lower power channel draws input current, the input capacitor's RMS current actually decreases as the out-of-phase current cancels the current drawn by the higher power channel. The ripple current contribution from the third channel will be minimal. Considering that the maximum load current from a single channel is ~2.8A, RMS ripple current will always be less than 1.4A. The high frequency of the LT1941 reduces the energy storage requirements of the input capacitor, so that the capacitance required is often less than 10F. The combination of small size and low impedance (low equivalent series resistance or ESR) of ceramic capacitors makes them the preferred choice. The low ESR results in very low voltage ripple. Ceramic capacitors can handle larger magnitudes of ripple current than other capacitor types of the same value. Use X5R and X7R types. An alternative to a high value ceramic capacitor is a lower value along with a larger electrolytic capacitor, for example a 1F ceramic capacitor in parallel with a low ESR tantalum capacitor. For the electrolytic capacitor, a value larger than 10F will be required to meet the ESR and ripple current requirements. Because the input capacitor is likely to see high surge currents when the input source is applied, tantalum capacitors should be surge rated. The manufacturer may also recommend operation below the rated voltage of the capacitor. Be sure to place the 1F ceramic as close as possible to the VIN and GND pins on the IC for optimal noise immunity. A final caution is in order regarding the use of ceramic capacitors at the input. A ceramic input capacitor can combine with stray inductance to form a resonant tank circuit. If power is applied quickly (for example by plugging the circuit into a live power source), this tank can ring, doubling the input voltage and damaging the LT1941. The solution is to either clamp the input voltage or dampen the tank circuit by adding a lossy capacitor in parallel with the ceramic capacitor. For details, see Application Note 88. Frequency Compensation The LT1941 uses current mode control to regulate the output. This simplifies loop compensation. In particular, the
16
U
LT1941 does not depend on the ESR of the output capacitor for stability so you are free to use ceramic capacitors to achieve low output ripple and small circuit size. The components tied to the VC pin provide frequency compensation. Generally, a capacitor and a resistor in series to ground determine loop gain. In addition, there is a lower value capacitor in parallel. This capacitor filters noise at the switching frequency and is not part of the loop compensation. Loop compensation determines the stability and transient performance. Designing the compensation network is a bit complicated and the best values depend on the application and the type of output capacitor. A practical approach is to start with one of the circuits in this data sheet that is similar to your application and tune the compensation network to optimize the performance. Check stability across all operating conditions, including load current, input voltage and temperature. The LT1375 data sheet contains a more thorough discussion of loop compensation and describes how to test the stability using a transient load. Application Note 76 is an excellent source as well. Figure 5 shows an equivalent circuit for the LT1941 control loop. The error amp is a transconductance amplifier with finite output impedance. The power section, consisting of the modulator, power switch and inductor is modeled as a transconductance amplifier generating an output current proportional to the voltage at the VC pin. Note that the output capacitor integrates this current and that the capacitor on the VC pin (CC) integrates the error amplifier output current, resulting in two poles in the loop. In most cases, a zero is required and comes either from the output capacitor ESR or from a resistor in series with CC. This model works well as long as the inductor current ripple is not too low (IRIPPLE > 5% IOUT ) and the loop crossover frequency is less than SW/5. A phase lead capacitor (CPL) across the feedback divider may improve the transient response. The equivalent circuit for the LT1941 inverter control loop is slightly different than is shown in Figure 5. The feedback resistors are connected as shown for negative outputs in Figure 2. The operational amplifier is fast enough to have minimal effect on the loop dynamics.
1941f
W
UU
LT1941
APPLICATIO S I FOR ATIO
Table 5. Converter Equivalent Model Parameters
STEP-DOWN1 VFB RO gma gmp 0.628V 500k 1700mho 5mho STEP-DOWN2 0.628V 500k 1700mho 3.6mho BOOST 1.25 500k 800mho VIN * 5mho VOUT
LT1941 CURRENT MODE POWER STAGE gmp VSW ERROR AMPLIFIER FB ESR R1 CPL OUTPUT
gma 500k GND VC
VFB
+
C1 POLYMER R2 OR TANTALUM
RC CC
CF
1941 F05
Figure 5. Model for Loop Response
SOFT-START AND SHUTDOWN The RUN/SS (Run/Soft-Start) pins are used to place the individual switching regulators and the internal bias circuits in shutdown mode. They also provide a soft-start function. To shut down a regulator, pull its RUN/SS pin to ground with an open drain or collector. If all three RUN/SS pins are pulled to ground, the LT1941 enters its shutdown mode with all regulators off and quiescent current reduced to ~50mA. Internal 2A current sources pull up on each pin. If any RUN/SS pin reaches ~0.6V, the internal bias circuits start and the quiescent currents increase to their nominal levels. If a capacitor is tied from the RUN/SS pin to ground, then the internal pull-up current will generate a voltage ramp on this pin. This voltage clamps the VC pin, limiting the peak switch current and therefore input current during start-up. A good value for the soft-start capacitor is COUT/10,000, where COUT is the value of the output capacitor. The RUN/SS pins can be left floating if the shutdown feature is not used. They can also be tied together with a
U
INVERTER 1.24 500k 800mho VIN * 5mho -VOUT
W
UU
- +
single capacitor providing soft-start. The internal current sources will charge these pins to ~2V. The RUN/SS pins provide a soft-start function that limits peak input current to the circuit during start-up. This helps to avoid drawing more current than the input source can supply or glitching the input supply when the LT1941 is enabled. The RUN/SS pins do not provide an accurate delay to start or an accurately controlled ramp at the output voltage, both of which depend on the output capacitance and the load current. However, the power good indicators can be used to sequence the three outputs, as described below. POWER GOOD INDICATORS The PGOOD pin is the open-collector output of an internal comparator. PGOOD remains low until the FB pin is within 10% of the final regulation voltage. Tie the PGOOD to any supply with a pull-up resistor that will supply less than 200A. Note that this pin will be open when the LT1941 is in shutdown mode (all three RUN/SS pins at ground) regardless of the voltage at the FB pin. PGOOD is valid when the LT1941 is enabled (any RUN/SS pin is high) and VIN is greater than ~3.5V. The 5GOOD and 12GOOD pins are also open-collector outputs of internal comparators. The 5GOOD pin remains low until the input is within 10% of 5V. Tie the 5GOOD and 12GOOD pins to any supply with a pull-up resistor that will supply less than 100A. The 12GOOD pin remains low until the input is within 10% of 12V. The 5GOOD and 12GOOD pins are valid as long as VIN is greater than 1.1V. Both the 5GOOD and 12GOOD pins will sink current when the part is in shutdown, independent of the voltage at VIN. Output Sequencing The PG and RUN/SS pins can be used to sequence the three outputs. Figure 6 shows several circuits to do this. The techniques shown to sequence two channels can be extended to sequence the third. In each case channel 1 starts first. Note that these circuits sequence the outputs during start-up. When shut down the three channels turn off simultaneously.
C1
CERAMIC
1941f
17
LT1941
APPLICATIO S I FOR ATIO
In Figure 6a, a larger capacitor on RUN/SS2 delays channel 2 with respect to channel 1. The soft-start capacitor on RUN/SS2 should be at least twice the value of the capacitor on RUN/SS1. A larger ratio may be required, depending on the output capacitance and load on each channel. Make sure to test the circuit in the system before deciding on final values for these capacitors. The circuit in Figure 6b requires the fewest components, with both channels sharing a single soft-start capacitor. The power good comparator of channel 1 disables channel 2 until output 1 is in regulation. For independent control of channel 2, use the circuit in Figure 6c. The capacitor on RUN/SS1 is smaller than the capacitor on RUN/SS2. This allows the LT1941 to start up and enable its power good comparator before RUN/SS2 gets high enough to allow channel 2 to start switching. Channel 2 only operates when it is enabled with the external control signals and output 1 is in regulation. The circuit in Figure 6a leaves both power good indicators free. However, the circuits in Figures 6b and 6c have another advantage. As well as sequencing the two outputs at start-up, they also disable channel 2 if output 1 falls out of regulation (due to a short circuit or a collapsing input voltage).
RUN/SS1 OFF ON 1nF LT1941 RUN/SS2 GND 2.2nF
(6a) Channel 2 is Delayed
RUN/SS1 OFF ON 1nF PG1 RUN/SS2 GND OFF2 ON2 1.5nF LT1941 OFF ON
(6c) Independent Control of Channel 2
Figure 6. Several Methods of Sequencing Two Ouputs. Channel 1 Starts First
1941f
18
U
Finally, be aware that the circuit in Figure 6d does not work, because the power good comparators are disabled in shutdown. PCB LAYOUT For proper operation and minimum EMI, care must be taken during printed circuit board (PCB) layout. Figure 7 shows the high current paths in the step-down regulator circuit. Note that in the step-down regulators large, switched currents flow in the power switch, the catch diode and the input capacitor. In the inverter/boost regulator large, switched currents flow through the power switch, the switching diode, and either the output capacitor in boost configuration, or the tank capacitor in the inverter configuration. The loop formed by these components should be as small as possible. Place these components, along with the inductor and output capacitor, on the same side of the circuit board and connect them on that layer. Place a local, unbroken ground plane below these components and tie this ground plane to system ground at one location, ideally at the ground terminal of the output capacitor C2. Additionally, keep the SW and BOOST nodes as small as possible.
RUN/SS1 OFF ON 1nF LT1941 RUN/SS2 PG1 GND VC2
W
UU
(6b) Fewest Components
RUN/SS1 1nF PG1 RUN/SS2 GND 1.5nF
1941 F06
LT1941
(6d) Doesn't Work !
LT1941
APPLICATIO S I FOR ATIO
VIN SW GND
(a)
VSW VIN IC1 SW L1
C1
Figure 7. Subtracting the Current when the Switch is ON (a) From the Current when the Switch is OFF (b) Reveals the Path of the High Frequency Switching Current (c) Keep This Loop Small. The Voltage on the SW and BOOST Nodes will also be Switched; Keep these Nodes as Small as Possible. Finally, Make Sure the Circuit is Shielded with a Local Ground Plane
C9 GND VIN CIN1 VOUT1 D3 C11 D2 D5 C10 GND L3 L4
D1 C8
PLACE VIAS UNDER GROUND PAD TO GROUND PLANE FOR GOOD THERMAL CONDUCTIVITY
Figure 8. Power Path Components and Topside Layout
THERMAL CONSIDERATIONS The PCB must provide heat sinking to keep the LT1941 cool. The Exposed Pad on the bottom of the package must be soldered to a ground plane. This ground should be tied to other copper layers below with thermal vias; these layers will spread the heat dissipated by the LT1941. Place additional vias near the catch diodes. Adding more copper to the top and bottom layers and tying this copper to the internal planes with vias can reduce thermal resistance further. With these steps, the thermal resistance from die
U
VIN SW GND
W
UU
(b)
GND
D1
C2
1941 F07
(c)
C12
VOUT3
U1
C7
VOUT2
L1 CIN2 GND D4 GND
1941 F08
(or junction) to ambient can be reduced to JA = 25C/W or less. With 100 LFPM airflow, this resistance can fall by another 25%. Further increases in airflow will lead to lower thermal resistance. Because of the large output current capability of the LT1941, it is possible to dissipate enough heat to raise the junction temperature beyond the absolute maximum of 125C. If two of the channels are running at full output current, the third channel may have reduced output current capability, limited by the maximum junction
1941f
19
LT1941
APPLICATIO S I FOR ATIO
temperature. The output current capability of the third channel can be calculated from the output currents and voltages of the other channels, the switching regulator efficiency (), the ambient temperature (TA), the maximum junction temperature (TJMAX) and the thermal resistance from junction to ambient (JA) as follows: PDISS = P3 = TJMAX - TA JA
PDISS - V1 * I1 - V2 * I2 1- P3 I3 = V3 Example: LT1941 at V1 = 2.5V, I1 = 2A, V2 = 3.3V, I2 = 1A, V3 = 12V, = 80%, TA = 75C, TJMAX = 125C, JA = 25C/W:
125C - 75C = 2W 25C/ W 2W P3 = - 2.5V * 2A - 3.3V * 1A = 1.7W 1 - 0.8 1.7W I3 = = 0.141A 12V PDISS =
Power Output Capability for PDISS = 2W, = 0.75
6 CHANNEL 2 OUTPUT POWER (WATTS)
CHANNEL 2 OUTPUT POWER (WATTS)
5 4 3
CHANNEL 3 OUTPUT POWER (P3) P3 = 2W
P3 = 4W 2 P3 = 6W 1 0
0
5 2 3 4 1 CHANNEL 1 OUTPUT POWER (WATTS)
6
1941 F09a
Figure 9. Power Output Capability of an Individual Channel Depends on the Output Power of the Other Channels
20
U
Note that decreasing JA increases the power output capability. The power output capability of the individual channels can be calculated from the following: Channel 1 Output Power (P1) = V1 * I1 Channel 2 Output Power (P2) = V2 * I2 Channel 3 Output Power (P3) = V3 * I3 Total Output Power (P123) = PDISS/ = P1 + P2 + P3 Figure 9 shows power output capability if overall system efficiency () is 75% and maximum allowable power dissipation (PDISS) is either 1W or 2W. For example, if allowable power dissipation is 2W, Channel 3 output power is 2W and Channel 2 output power is 1W, then Channel 1 output power can be up to 5W. RELATED LINEAR TECHNOLOGY PUBLICATIONS Application notes 19, 35, 44, 76 and 88 contain more detailed descriptions and design information for buck regulators and other switching regulators. The LT1375 data sheet has a more extensive discussion of output ripple, loop compensation, and stability testing. Design Notes 100 and 318 show how to generate a dual polarity output supply using a buck regulator.
Power Output Capability for PDISS = 1W, = 0.75
3.0 2.5 2.0 1.5 P3 = 2W 1.0 P3 = 3W 0.5 0 CHANNEL 3 OUTPUT POWER (P3) P3 = 1W 0 1 2 CHANNEL 1 OUTPUT POWER (WATTS) 3
1941 F09b
W
UU
1941f
LT1941
TYPICAL APPLICATIO S
SLIC Power Supply -21.6V, -65V, 3.3V and 1.8V with Soft-Start
VOUT1 VIN 5V R2 130k R1 100k R3 100k VOUT2 R8 100k R9 100k PGOOD1 PGOOD2 D2 C2 0.22F R12 10.7k C12 3300pF R4 3.3k C14 1.5nF FB1 VC1 FB2 VC2 C13 1000pF C15 1.5nF R10 10k R11 2.49k D4 C4 22F L2 3.3H VOUT2 3.3V 1.4A PGOOD3
5GOOD 12GOOD D1 VOUT1 1.8V 2.4A L1 3H R7 13.7k C3 33F D3 R6 7.32k C1 0.22F
L3 2.7H
C6 10F D5 C7 4.7F 25V
R15 1 C5 1F 35V
VOUT3 -21.6V 72mA
D6 C9 4.7F 25V D7 C11 4.7F 25V VOUT4 -65V 30mA
U
VIN PGOOD1 5GOOD BOOST1 SW1 PGOOD2 BOOST2 SW2 12GOOD PGOOD3 LT1941
RUNSS1 RUNSS2 SW3 NFB BIAS1 BIAS2 VC3 FB3 PGND RUNSS3 GND
C16 4700pF
R13 178k
R5 10.2k
C17 1.5nF
R14 15k
1941 TA01
C8 1F 35V
NOTE: TOTAL OUTPUT POWER OF VOUT3 AND VOUT4 NOT TO EXCEED 1.9W C1 TO C11: X5R OR X7R D1, D2: CMDSH-3 D3: B220A D4: MBRM120L D5 TO D7: BAV99 OR EQUIVALENT
C10 1F 35V
1941f
21
LT1941
TYPICAL APPLICATIO S
Quadruple Output Power Supply 12V, 3.3V and 2.5V with Soft-Start
VIN 5V VOUT1 R2 130k R1 100k VIN PGOOD1 5GOOD 12GOOD D1 VOUT1 2.5V 2.3A L1 3H R7 10.2k C3 33F L3 10H VOUT3 12V 100mA C6 10F C9 D5 4.7F 1 C5 4.7F D8 D7 D6 R13 118k R5 13.7k D3 R6 3.4k C10 1000pF R4 10k C11 1.5nF C1 0.22F 5GOOD BOOST1 SW1 FB1 VC1 PGOOD2 BOOST2 SW2 R12 10.7k FB2 VC2 C12 1000pF C13 1.5nF R10 10k R11 2.49k D4 C4 22F VOUT2 3.3V 1.4A D2 C2 0.22F L2 3.3H 12GOOD PGOOD3 LT1941 VOUT2 VOUT3 R9 100k PGOOD1 PGOOD2 PGOOD3
C7 10F C10 10F
VOUT4 -12V 100mA
22
U
R3 100k
R8 100k
RUNSS1 RUNSS2 SW3 NFB FB3 PGND BIAS1 BIAS2 VC3 RUNSS3 GND
C14 6800pF
C15 1.5nF
R14 2.2k
1941 TA02
C1 TO C9: X5R OR X7R D1, D2: CMDSH-3 D3: B220A D4: MBRM120L D5 TO D8: MBR0540
1941f
LT1941
PACKAGE DESCRIPTIO
4.75 (.187)
6.60 0.10 4.50 0.10 SEE NOTE 4
RECOMMENDED SOLDER PAD LAYOUT
4.30 - 4.50* (.169 - .177)
0.09 - 0.20 (.0035 - .0079)
0.50 - 0.75 (.020 - .030)
NOTE: 1. CONTROLLING DIMENSION: MILLIMETERS 2. DIMENSIONS ARE IN MILLIMETERS (INCHES) 3. DRAWING NOT TO SCALE
Information furnished by Linear Technology Corporation is believed to be accurate and reliable. However, no responsibility is assumed for its use. Linear Technology Corporation makes no representation that the interconnection of its circuits as described herein will not infringe on existing patent rights.
U
FE Package 28-Lead Plastic TSSOP (4.4mm)
(Reference LTC DWG # 05-08-1663)
Exposed Pad Variation EB
9.60 - 9.80* (.378 - .386) 4.75 (.187) 28 2726 25 24 23 22 21 20 19 18 1716 15
2.74 (.108) 0.45 0.05
EXPOSED PAD HEAT SINK ON BOTTOM OF PACKAGE
6.40 2.74 (.252) (.108) BSC
1.05 0.10 0.65 BSC 1 2 3 4 5 6 7 8 9 10 11 12 13 14 1.20 (.047) MAX 0 - 8
0.25 REF
0.65 (.0256) BSC
0.195 - 0.30 (.0077 - .0118) TYP
0.05 - 0.15 (.002 - .006)
FE28 (EB) TSSOP 0204
4. RECOMMENDED MINIMUM PCB METAL SIZE FOR EXPOSED PAD ATTACHMENT *DIMENSIONS DO NOT INCLUDE MOLD FLASH. MOLD FLASH SHALL NOT EXCEED 0.150mm (.006") PER SIDE
1941f
23
LT1941 RELATED PARTS
PART NUMBER LT1613 LT1615/LT1615-1 LT1617/LT1617-1 LT1618 LT1930/LT1930A LT1931/LT1931A LT1943 LT1944-1 LT1944 LT1945 LT1946/LT1946A LT1961 LT3436 LT3461/LT3461A LT3463 LT3464 DESCRIPTION 550mA (ISW), 1.4MHz, High Efficiency Step-Up DC/DC Converter 300mA/80mA (ISW), High Efficiency Step-Up DC/DC Converter 300mA/100mA (ISW), 1.2MHz/2.2MHz, High Efficiency Inverting DC/DC Converter 1.5A (ISW), 1.25MHz, High Efficiency Step-Up DC/DC Converter 1A (ISW), 1.2MHz/2.2MHz, High Efficiency Step-Up DC/DC Converter 1A (ISW), 1.2MHz/2.2MHz, High Efficiency Inverting DC/DC Converter Quad Output, 2.6A Buck, 2.6A Boost, 0.3A Boost, 0.4A Inverter 1.2MHz TFT DC/DC Converter Dual Output 150mA (ISW), Constant Off-Time, High Efficiency Step-Up DC/DC Converter Dual Output 350mA (ISW), Constant Off-Time, High Efficiency Step-Up DC/DC Converter Dual Output Pos/Neg 350mA (ISW), Constant Off-Time, High Efficiency Step-Up DC/DC Converter 1.5A (ISW), 1.2MHz/2.7MHz, High Efficiency Step-Up DC/DC Converter 1.5A (ISW), 1.25MHz, High Efficiency Step-Up DC/DC Converter 3A (ISW), 1MHz, 34V Step-Up DC/DC Converter 300mA (ISW), High Efficiency Step-Up DC/DC Converter with Integrated Schottky and Soft-Start Dual Output Pos/Neg 250mA (ISW), Constant Off-Time, High Efficiency Step-Up DC/DC Converter with Integrated Schottkys 85mA (ISW), High Efficiency Step-Up DC/DC Converter with Integrated Schottky and PNP Disconnect COMMENTS VIN: 0.9V to 10V, VOUT(MAX) = 34V, IQ = 3mA, ISD < 1A, ThinSOTTM Package VIN: 1V to 15V, VOUT(MAX) = 34V, IQ = 20A, ISD < 1A, ThinSOT Package VIN: 1.2V to 15V, VOUT(MAX) = -34V, IQ = 20A, ISD < 1A, ThinSOT Package VIN: 1.6V to 18V, VOUT(MAX) = 35V, IQ = 1.8mA, ISD < 1A, MS10 Package VIN: 2.6V to 16V, VOUT(MAX) = 34V, IQ = 4.2mA/5.5mA, ISD < 1A, ThinSOT Package VIN: 2.6V to 16V, VOUT(MAX) = -34V, IQ = 5.8mA, ISD < 1A, ThinSOT Package VIN: 4.5V to 22V, VOUT(MAX) = 40V, IQ = 10mA, ISD < 35A, TSSOP28E Package VIN: 1.2V to 15V, VOUT(MAX) = 34V, IQ = 20A, ISD < 1A, MS10 Package VIN: 1.2V to 15V, VOUT(MAX) = 34V, IQ = 20A, ISD < 1A, MS10 Package VIN: 1.2V to 15V, VOUT(MAX) = 34V, IQ = 20A, ISD < 1A, MS10 Package VIN: 2.45V to 16V, VOUT(MAX) = 34V, IQ = 3.2mA, ISD < 1A, MS8 Package VIN: 3V to 25V, VOUT(MAX) = 35V, IQ = 0.9mA, ISD < 6A, MS8E Package VIN: 3V to 25V, VOUT(MAX) = 34V, IQ = 0.9mA, ISD < 6A, TSSOP16E Package VIN: 2.5V to 16V, VOUT(MAX) = 38V, IQ = 2.8mA, ISD < 1A, ThinSOT Package VIN: 2.4V to 15V, VOUT(MAX) = 40V, IQ = 40A, ISD < 1A, 3mm x 3mm DFN10 Package VIN: 2.3V to 10V, VOUT(MAX) = 34V, IQ = 25A, ISD < 1A, ThinSOT Package
ThinSOT is a trademark of Linear Technology Corporaton.
1941f
24
Linear Technology Corporation
1630 McCarthy Blvd., Milpitas, CA 95035-7417
(408) 432-1900 q FAX: (408) 434-0507
q
LT/TP 0504 1K * PRINTED IN USA
www.linear.com
(c) LINEAR TECHNOLOGY CORPORATION 2004


▲Up To Search▲   

 
Price & Availability of LT1941

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X